# oV1 - VHDL Language basics

# **Objectives**

- Comprehend the various possibilities offered by VHDL language
- Be able to write simple VHDL components
- · Discover the complete design flow
- Understand the logical synthesis notions
- Implementing combinational and sequential logic

#### **Prerequisites**

- Knowledge of digital technology
- · Concepts of Boolean algebra
- Some programming concepts are desirable (whatever language)

#### Course Environment

- · Theoretical course
  - o PDF course material (in English).
  - o Course dispensed using the Teams video-conferencing system.
  - The trainer answers trainees' questions during the training and provide technical and pedagogical assistance through the Teams video-conferencing system.
- Practical activities
  - Practical activities represent from 40% to 50% of course duration.
  - Code examples, exercises and solutions
  - o One Online Linux PC per trainee for the practical activities.
  - The trainer has access to trainees' Online PCs for technical and pedagogical assistance.
  - Eclipse environment and GCC compiler.
  - o QEMU Emulated board or physical board connected to the online PC (depending on the course).
  - Some Labs may be completed between sessions and are checked by the trainer on the next session.
- Downloadable preconfigured virtual machine for post-course practical activities
- At the start of each session the trainer will interact with the trainees to ensure the course fits their expectations and correct if needed

#### **Duration**

- Total: 24 hours
- 4 sessions, 6 hours each (excluding break time)
- From 40% to 50% of training time is devoted to practical activities
- Some Labs may be completed between sessions and are checked by the trainer on the next session

#### **Target Audience**

• Any embedded systems engineer or technician with the above prerequisites.

#### Evaluation modalities

• The prerequisites indicated above are assessed before the training by the technical supervision of the traineein his company, or by the trainee himself in the exceptional case of an individual trainee.

- Trainee progress is assessed in two different ways, depending on the course:
  - For courses lending themselves to practical exercises, the results of the exercises are checked by the trainer while, if necessary, helping trainees to carry them out by providing additional details.
  - Quizzes are offered at the end of sections that do not include practical exercises to verifythat the trainees have assimilated the points presented
- At the end of the training, each trainee receives a certificate attesting that they have successfully completed the course.
  - o In the event of a problem, discovered during the course, due to a lack of prerequisites by the trainee a different or additional training is offered to them, generally to reinforce their prerequisites, in agreement with their company manager if applicable.

# Plan

# First session

# From the logic gate to the FPGAs

- · Reminder on digital electronic
  - Combinational Logic
  - o Sequential (Synchronous) Logic
- Schematics / Hierarchical representation
- Structure of an Integrated Circuit
  - o SSI (small scale integration), TTL
  - o MSI (medium scale integration), PALs, GALs, PLDs
  - LSI (large scale integration), CPLDs
  - VLSI (very large scale integration), ASICs, ASSPs, FPGAs
- Development of logical architectures
- Technology constraints
  - o Interconnection methods (SRAM, Fuse, AntiFuse, Flash)
  - Clock distribution
  - Logic element types
  - Look Up Table
  - o Basic logic cell
  - I/O modules
  - Timing issues
- VHDL Contributions
  - Benefits of VHDL programming
  - The VHDL Design Flow
  - Programming
  - Simulation
  - Synthesis
  - Mapping
  - Place and Route
  - Timing Analysis
  - Bitstream generation

#### VHDL Basic concepts

- The Entity / architecture concept
  - Entity declaration
  - Ports
  - o Different styles of architecture
- Libraries and context
  - The "workâ€Â• library
- Component instantiation
  - Port map
- Simulation flow and environment
  - o The Testbench
- Getting started with the IDE

- Creating a project from scratch
- Synthesis / Translate / Map / Place and Route (PAR) /BitGen
- Report Analysis
- Assigning I/O locations using Planahead (editing constraint file)
- Schematics Views
- Analyzing the placement
- Flashing with Impact

Exercise: Understanding the steps of design and programming

Exercise: Getting started with the simulator, waveform generation and analysis

#### Second session

# **VHDL Syntax**

- Lexical items
  - Comments
  - o Identifiers and keywords
  - o Characters, Strings, Numbers, Bit strings
- Constants
- Signals
- Variables and aliases
- Data types
  - Scalar types
  - Integer
  - o Real
  - Enumerated type
  - Physical types
  - Composite types
  - Array
  - Record
  - Special types
- Library and Packages
  - Standard package
  - IEEE packages
  - Std\_logic\_1164 package
  - Multi-valued types
  - Multi-driver and resolved types
  - Numeric types
- · Type conversion
- Aggregates
- Attributes
  - Type attributes
  - Signal attributes

Exercise: Getting started with the simulator, waveform generation and analysis

## **Third Session**

# Combinational logic in VHDL (1st part)

- Concurrent instructions
  - o Component instantiation
  - Signal affectation
  - Simple affectation
  - With / Select / When statement
  - When / Else statement
  - Unaffected keyword
  - Variable aggregates
  - Relational operators

- o Arithmetic operators
- o Concatenation / Slicing

#### Combinational logic in VHDL (2nd part)

- Sequential instructions
  - Processes
  - o Sensitivity list, Wait statement
  - Potential interpretation incoherencies between logical synthesis and simulation
  - Signal affectation
  - Transparent Latch
  - Use of variables
  - o If / Then / Else statement
  - o Case / When statement
  - Null statement
  - Iterative statements:
  - For loop
  - While loop
  - Conditional Iteration
- Numeric\_std / Numeric\_bit packages
  - Defined Types and Operators
  - Conversion functions
- Ambiguity about the types and the "use" clause

Exercise: Coding, simulating and synthesizing a bounds enforcer

Exercise: Designing a 7-segment decoder Exercise: Designing a 4-bit adder

## Synchronous logic in VHDL

- · Limits of asynchronous designs
- Synchronous Design, Registers and Timing
- Pipeline notion
- D Flip-flop description
- Use of Variable for synchronous process
  - Variable Synthesis
- Reset and Set management
- Clock Enable
- Tri-state buffers description
- · Synchronous design methodology
- Memory Synthesis
  - Asynchronous RAM
  - Synchronous RAM
- Single port
- Double port
- Pipelined
  - o ROM
  - IP generator introduction

Exercise: Designing a counter/decounter

Exercise: Designing a FIFO

## Fourth Session

## Synthesis and Testbenches

- Synthesis
  - Syntactic and Semantic Restriction
  - Creating synthesizable Designs
  - Inferring Hardware elements
  - Initialization and Reset

- Pragmas
- Testbenches
  - o A few basic rules for the writing of an efficient test bench
  - o Potential incoherencies between logical synthesis and simulation: how to avoid it
  - VHDL instructions specific to simulation
  - o Testbench with File I/O

Exercise: Designing and testing a logical address decoder

Exercise: Simulation of sequential processes
Exercise: Advanced simulation techniques Text files

## **Hierarchical Conception**

- · Hierarchical division
- Analysis and Elaboration
- Components and Configurations
  - Components
  - Configuring components instances
  - Direct instantiation
  - Basic configurations
  - o Configuration declaration
  - Default binding
  - Configuration specification
- Port map and Generic map
  - Genericity and automatic configuration of re-usable modules
- Packages
  - Package Declarations
  - Package Bodies
  - Using package
- Libraries

Exercise: Designing a generic 4-digits BCD-counter and displaying it on a 7-segment display

Exercise: Enhancing a 4-bit BCD-counter/decounter to create a generic one

Exercise: Working with configurations

Exercise: Designing a n digits BCD-counter/decounter and displaying it on a 7-segment display

# Renseignements pratiques

Duration: 24 hours Cost: 2740 € HT