+ +
- -
Systèmes d'Exploitation
Calendrier  Détails
Programmation
 
Calendrier  Détails
Processeurs ARM
 
Calendrier  Détails
Processeurs PowerPC
 
 
 
 
Calendrier  Détails
Communications
 
Calendrier  Détails
+ +
> >
- -

 
ac6 >> ac6-formation >> Communications >> Connectivity >> DSI 1.1 Télécharger le catalogue Télécharger la page Ecrivez nous Version imprimable

IM3 DSI 1.1

This course covers the Display Serial Interface V1.1 (DSI 1.1)

formateur
Objectives
  • The course starts with an overview of MIPI specification.
  • The layers are described using a bottom-top approach, starting with D-PHY and ending with DSI.
  • Forward and Reverse capabilities of a D-PHY are studied.
  • The course details the electrical characteristics of D-PHY.
  • Access to configuration and status registers through Reverse direction is covered.
  • Multi-lane distribution and merging of packets is explained.
  • The course focuses on the low level protocol, based on short and long packets used to transport images, embedded data and framing informations.
  • Data formats and possible compression of raw data is detailed to understand how the long packet payload is organized.
  • Companies interested in attending this course must adhere to MIPI organization.
  • This course has been designed for engineers in charge of SoC architecture, functional verification or silicon validation.

A more detailed course description is available on request at training@ac6-training.com
Prerequisites
  • Basic knowledge on video transport.

INTRODUCTION TO MIPI SPECIFICATIONS
D-PHY
  • Universal lane module architecture
  • Control character usage
  • Uni-directional data lanes
  • Bi-directional data lanes, turnaround procedure
  • Clock lane
  • High-Speed data transmission in bursts
  • System power states
  • Low power states, escape mode
  • Low power data transmission
  • High-Speed clock transmission
  • Fault detection
DISPLAY COMMAND SET (DCS)
  • Display architecture
  • Power level definition
  • Self-diagnostic functions
  • Command description
  • Pixel-to-byte mapping
DISPLAY SERIAL INTERFACE (DSI)
  • Overview
  • Physical layer, flow control
  • Multi-Lane Distribution and Merging
  • Low-Level Protocol Errors and Contention
  • DSI protocol
  • DSI conformance test suite
  • DSI interoperability test suite